Difference between revisions of "Template:Intel processor roadmap/sandbox"

From blackwiki
Jump to navigation Jump to search
imported>Frietjes
imported>Pizzahut2
(Colour blind test - boxes instead of colours. Not suitable in its current state.)
Line 2: Line 2:
 
|state={{{state|autocollapse}}}
 
|state={{{state|autocollapse}}}
 
|name=Intel processor roadmap
 
|name=Intel processor roadmap
|title=Intel CPU core roadmaps from [[NetBurst]] and [[P6 (microarchitecture)|P6]] to [[Tiger Lake (microarchitecture)|Tiger Lake]]
+
|title=Intel CPU core roadmaps from [[P6 (microarchitecture)|P6]] to [[Tiger Lake (microarchitecture)|Tiger Lake]]
 
|list1=
 
|list1=
 
<!-- START OF TABLE -->
 
<!-- START OF TABLE -->
Line 14: Line 14:
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td style="border:1px solid black;">[[600 nanometer|600 nm]]
 
  <td style="border:1px solid black;">[[600 nanometer|600 nm]]
  <td rowspan=12 style="background-color:#ffb181;">'''[[P6 (microarchitecture)|P6]]'''
+
  <td rowspan=12 style="border:1px solid black;">'''[[P6 (microarchitecture)|P6]]'''
  <td style="background-color:#ffb181;">[[Pentium Pro]]<br />(133 MHz)
+
  <td style="border:1px solid black;">[[Pentium Pro]]<br />(133 MHz)
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td style="border:1px solid black;">[[500 nanometer|500 nm]]
 
  <td style="border:1px solid black;">[[500 nanometer|500 nm]]
  <td style="background-color:#ffb181;">[[Pentium Pro]]<br />(150 MHz)
+
  <td style="border:1px solid black;">[[Pentium Pro]]<br />(150 MHz)
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td rowspan=2 style="border:1px solid black;">[[350 nanometer|350 nm]]
 
  <td rowspan=2 style="border:1px solid black;">[[350 nanometer|350 nm]]
  <td style="background-color:#ffb181;">[[Pentium Pro]]<br />(166–200 MHz)
+
  <td style="border:1px solid black;">[[Pentium Pro]]<br />(166–200 MHz)
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
  <td style="background-color:#ffb181;">[[Klamath (microprocessor)|Klamath]]
+
  <td style="border:1px solid black;">[[Klamath (microprocessor)|Klamath]]
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td rowspan=2 style="border:1px solid black;">[[250 nanometer|250 nm]]
 
  <td rowspan=2 style="border:1px solid black;">[[250 nanometer|250 nm]]
  <td style="background-color:#ffb181;">[[Deschutes (microprocessor)|Deschutes]]
+
  <td style="border:1px solid black;">[[Deschutes (microprocessor)|Deschutes]]
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
  <td style="background-color:#ffb181;">[[Katmai (microprocessor)|Katmai]]
+
  <td style="border:1px solid black;">[[Katmai (microprocessor)|Katmai]]
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">'''[[NetBurst]]'''
+
  <td style="border:1px solid black;">'''[[NetBurst]]'''
 
  <td colspan=4>
 
  <td colspan=4>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td style="border:1px solid black;">[[180 nanometer|180 nm]]
 
  <td style="border:1px solid black;">[[180 nanometer|180 nm]]
  <td style="background-color:#ffb181;">[[Coppermine (microprocessor)|Coppermine]]
+
  <td style="border:1px solid black;">[[Coppermine (microprocessor)|Coppermine]]
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">[[Pentium 4#Willamette|Willamette]]
+
  <td style="border:1px solid black;">[[Pentium 4#Willamette|Willamette]]
 
  <td colspan=4>
 
  <td colspan=4>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td rowspan=2 style="border:1px solid black;">[[130 nanometer|130 nm]]
 
  <td rowspan=2 style="border:1px solid black;">[[130 nanometer|130 nm]]
  <td style="background-color:#ffb181;">[[Tualatin (microprocessor)|Tualatin]]
+
  <td style="border:1px solid black;">[[Tualatin (microprocessor)|Tualatin]]
 
  <td>
 
  <td>
  <td rowspan=2 style="background-color:#ffff81;">[[Pentium 4#Northwood|Northwood]]
+
  <td rowspan=2 style="border:1px solid black;">[[Pentium 4#Northwood|Northwood]]
 
  <td colspan=4>
 
  <td colspan=4>
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
  <td style="background-color:#ffb181;">[[Banias (microprocessor)|Banias]]
+
  <td style="border:1px solid black;">[[Banias (microprocessor)|Banias]]
 
  <td>
 
  <td>
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">'''[[Hyper-threading|NetBurst(HT)]]'''
+
  <td style="border:1px solid black;">'''[[Hyper-threading|NetBurst(HT)]]'''
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">'''NetBurst([[Multi-core processor|×2]])'''
+
  <td style="border:1px solid black;">'''NetBurst([[Multi-core processor|×2]])'''
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td rowspan=2 style="border:1px solid black;'>[[90 nanometer|90 nm]]
 
  <td rowspan=2 style="border:1px solid black;'>[[90 nanometer|90 nm]]
  <td rowspan=2 style="background-color:#ffb181;">[[Dothan (microprocessor)|Dothan]]
+
  <td rowspan=2 style="border:1px solid black;">[[Dothan (microprocessor)|Dothan]]
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">[[Pentium 4#Prescott|Prescott]]
+
  <td style="border:1px solid black;">[[Pentium 4#Prescott|Prescott]]
 
  <td>&#x21e8;
 
  <td>&#x21e8;
  <td style="background-color:#ffff81;">[[Pentium 4#Prescott 2M (Extreme Edition)|Prescott&#x2011;2M]]
+
  <td style="border:1px solid black;">[[Pentium 4#Prescott 2M (Extreme Edition)|Prescott&#x2011;2M]]
 
  <td>&#x21e8;
 
  <td>&#x21e8;
  <td style="background-color:#ffff81;">[[Smithfield (microprocessor)|Smithfield]]
+
  <td style="border:1px solid black;">[[Smithfield (microprocessor)|Smithfield]]
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">''[[Tejas and Jayhawk|Tejas]]''
+
  <td style="border:1px solid black;">''[[Tejas and Jayhawk|Tejas]]''
 
  <td>&#x2192;
 
  <td>&#x2192;
  <td style="background-color:#ffff81;">&#x21e9;
+
  <td style="border:1px solid black;">&#x21e9;
 
  <td>&#x2192;
 
  <td>&#x2192;
  <td style="background-color:#ffff81;">''[[Tejas and Jayhawk#Design and microarchitecture|Cedarmill (Tejas)]]''
+
  <td style="border:1px solid black;">''[[Tejas and Jayhawk#Design and microarchitecture|Cedarmill (Tejas)]]''
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
 
  <td rowspan=2 style="border:1px solid black;'>[[65 nanometer|65 nm]]
 
  <td rowspan=2 style="border:1px solid black;'>[[65 nanometer|65 nm]]
  <td style="background-color:#ffb181;">[[Yonah (microprocessor)|Yonah]]
+
  <td style="border:1px solid black;">[[Yonah (microprocessor)|Yonah]]
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">''[[NetBurst_(microarchitecture)#Successor|Nehalem (NetBurst)]]''
+
  <td style="border:1px solid black;">''[[NetBurst_(microarchitecture)#Successor|Nehalem (NetBurst)]]''
 
  <td>
 
  <td>
  <td style="background-color:#ffff81;">[[Pentium 4#Cedar Mill|Cedar Mill]]
+
  <td style="border:1px solid black;">[[Pentium 4#Cedar Mill|Cedar Mill]]
 
  <td>&#x21e8;
 
  <td>&#x21e8;
  <td style="background-color:#ffff81;">[[Presler (microprocessor)|Presler]]
+
  <td style="border:1px solid black;">[[Presler (microprocessor)|Presler]]
 
<tr>
 
<tr>
 
  <td colspan=2>
 
  <td colspan=2>
  <td rowspan=2 style="background-color:#81ff81;">'''Core'''
+
  <td rowspan=2 style="border:1px solid black;">'''Core'''
  <td style="background-color:#81ff81;"><!-- See https://www.cnet.com/news/intel-moves-up-rollout-of-new-chips/ -->[[Core (microarchitecture)|Merom]]
+
  <td style="border:1px solid black;"><!-- See https://www.cnet.com/news/intel-moves-up-rollout-of-new-chips/ -->[[Core (microarchitecture)|Merom]]
 
  <td colspan=6 style="text-align:left;"> ([[x86-64]]) [[DDR2 SDRAM|DDR2]] + [[DDR3 SDRAM|DDR3]]
 
  <td colspan=6 style="text-align:left;"> ([[x86-64]]) [[DDR2 SDRAM|DDR2]] + [[DDR3 SDRAM|DDR3]]
 
<tr>
 
<tr>
  <td rowspan=4 style="background-color:#ffc081;">'''Bonnell'''
+
  <td rowspan=4 style="border:1px solid black;">'''Bonnell'''
  <td rowspan=2 style="background-color:#ffc081;">[[Bonnell (microarchitecture)|Bonnell]]
+
  <td rowspan=2 style="border:1px solid black;">[[Bonnell (microarchitecture)|Bonnell]]
 
  <td rowspan=2 style="border:1px solid black;'>[[45 nanometer|45 nm]]
 
  <td rowspan=2 style="border:1px solid black;'>[[45 nanometer|45 nm]]
  <td style="background-color:#81ff81;">[[Penryn (microarchitecture)|Penryn]]
+
  <td style="border:1px solid black;">[[Penryn (microarchitecture)|Penryn]]
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
  <td rowspan=2 style="background-color:#81c0ff;">'''Nehalem'''
+
  <td rowspan=2 style="border:1px solid black;">'''Nehalem'''
  <td style="background-color:#81c0ff;">[[Nehalem (microarchitecture)|Nehalem]]
+
  <td style="border:1px solid black;">[[Nehalem (microarchitecture)|Nehalem]]
 
  <td colspan=6 style="text-align:left;">[[Hyper-threading|HT]] reintroduced, integrated [[memory controller|MC]], [[Platform Controller Hub|PCH]],<br />L3-cache introduced, 256KiB L2-cache/core, [[DDR3 SDRAM|DDR3]]
 
  <td colspan=6 style="text-align:left;">[[Hyper-threading|HT]] reintroduced, integrated [[memory controller|MC]], [[Platform Controller Hub|PCH]],<br />L3-cache introduced, 256KiB L2-cache/core, [[DDR3 SDRAM|DDR3]]
 
<tr>
 
<tr>
  <td rowspan=2 style="background-color:#ffc081;">[[Saltwell (microarchitecture)|Saltwell]]
+
  <td rowspan=2 style="border:1px solid black;">[[Saltwell (microarchitecture)|Saltwell]]
 
  <td rowspan=2 style="border:1px solid black;'>[[32 nanometer|32 nm]]
 
  <td rowspan=2 style="border:1px solid black;'>[[32 nanometer|32 nm]]
  <td style="background-color:#81c0ff;">[[Westmere (microarchitecture)|Westmere]]
+
  <td style="border:1px solid black;">[[Westmere (microarchitecture)|Westmere]]
 
  <td colspan=6 style="text-align:left;">[[Intel HD and Iris Graphics|GPU]] on same package in 45nm, [[AES instruction set|AES-NI]] introduced
 
  <td colspan=6 style="text-align:left;">[[Intel HD and Iris Graphics|GPU]] on same package in 45nm, [[AES instruction set|AES-NI]] introduced
 
<tr>
 
<tr>
  <td rowspan=2 style="background-color:#ff81bf;">'''Sandy Bridge'''
+
  <td rowspan=2 style="border:1px solid black;">'''Sandy Bridge'''
  <td style="background-color:#ff81bf;">[[Sandy Bridge]]
+
  <td style="border:1px solid black;">[[Sandy Bridge]]
 
  <td colspan=6 style="text-align:left;">on-die ring bus, GPU on [[Die (integrated circuit)|die]], no more non-[[Unified Extensible Firmware Interface|UEFI]] motherboards, [[DDR3 SDRAM|DDR3]]
 
  <td colspan=6 style="text-align:left;">on-die ring bus, GPU on [[Die (integrated circuit)|die]], no more non-[[Unified Extensible Firmware Interface|UEFI]] motherboards, [[DDR3 SDRAM|DDR3]]
 
<tr>
 
<tr>
  <td rowspan="4" style="background-color:#c081ff;">'''Silvermont'''
+
  <td rowspan="4" style="border:1px solid black;">'''Silvermont'''
  <td rowspan=2 style="background-color:#c081ff;">[[Silvermont]]
+
  <td rowspan=2 style="border:1px solid black;">[[Silvermont]]
 
  <td rowspan=2 style="border:1px solid black;'>[[22 nanometer|22 nm]]
 
  <td rowspan=2 style="border:1px solid black;'>[[22 nanometer|22 nm]]
  <td style="background-color:#ff81bf;">[[Ivy Bridge (microarchitecture)|Ivy Bridge]]
+
  <td style="border:1px solid black;">[[Ivy Bridge (microarchitecture)|Ivy Bridge]]
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
  <td rowspan=2 style="background-color:#81ffd0;">'''Haswell'''
+
  <td rowspan=2 style="border:1px solid black;">'''Haswell'''
  <td style="background-color:#81ffd0;">[[Haswell (microarchitecture)|Haswell]]
+
  <td style="border:1px solid black;">[[Haswell (microarchitecture)|Haswell]]
 
  <td colspan=6 style="text-align:left;"> [[Fully integrated voltage regulator|FIVR]], [[DDR3 SDRAM|DDR3]] + [[DDR3_SDRAM#DDR3L_and_DDR3U_extensions|DDR3L]]
 
  <td colspan=6 style="text-align:left;"> [[Fully integrated voltage regulator|FIVR]], [[DDR3 SDRAM|DDR3]] + [[DDR3_SDRAM#DDR3L_and_DDR3U_extensions|DDR3L]]
 
<tr>
 
<tr>
  <td rowspan="2" style="background-color:#c081ff;">[[Airmont (microarchitecture)|Airmont]]
+
  <td rowspan="2" style="border:1px solid black;">[[Airmont (microarchitecture)|Airmont]]
 
  <td rowspan="7" style="border:1px solid black;">[[14 nanometer|14 nm]]
 
  <td rowspan="7" style="border:1px solid black;">[[14 nanometer|14 nm]]
  <td style="background-color:#81ffd0;">[[Broadwell (microarchitecture)|Broadwell]]
+
  <td style="border:1px solid black;">[[Broadwell (microarchitecture)|Broadwell]]
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
  <td rowspan="7" style="background-color:#ffda81;">'''Skylake'''
+
  <td rowspan="7" style="border:1px solid black;">'''Skylake'''
  <td style="background-color:#ffda81;">[[Skylake (microarchitecture)|Skylake]]
+
  <td style="border:1px solid black;">[[Skylake (microarchitecture)|Skylake]]
 
  <td colspan=6 style="text-align:left;"> [[DDR3_SDRAM#DDR3L_and_DDR3U_extensions|DDR3L]] + [[DDR4 SDRAM|DDR4]]
 
  <td colspan=6 style="text-align:left;"> [[DDR3_SDRAM#DDR3L_and_DDR3U_extensions|DDR3L]] + [[DDR4 SDRAM|DDR4]]
 
<tr>
 
<tr>
  <td rowspan="5" style="background-color:#81ffc0;">'''Goldmont'''
+
  <td rowspan="5" style="border:1px solid black;">'''Goldmont'''
  <td style="background-color:#81ffc0;">[[Goldmont]]
+
  <td style="border:1px solid black;">[[Goldmont]]
  <td style="background-color:#ffda81;">[[Kaby Lake]] /<br />[[Kaby Lake#Amber Lake|Amber Lake]]
+
  <td style="border:1px solid black;">[[Kaby Lake]] /<br />[[Kaby Lake#Amber Lake|Amber Lake]]
 
  <td colspan=6>
 
  <td colspan=6>
 
<tr>
 
<tr>
  <td rowspan="4" style="background-color:#81ffc0;">[[Goldmont Plus]]  
+
  <td rowspan="4" style="border:1px solid black;">[[Goldmont Plus]]  
  <td style="background-color:#ffda81;">[[Coffee Lake]]
+
  <td style="border:1px solid black;">[[Coffee Lake]]
 
  <td colspan=6 style="text-align:left;"> [[DDR4 SDRAM|DDR4]], 8 cores (desktop)
 
  <td colspan=6 style="text-align:left;"> [[DDR4 SDRAM|DDR4]], 8 cores (desktop)
 
<tr>
 
<tr>
  <td style="background-color:#ffda81;">[[Whiskey Lake (microarchitecture)|Whiskey Lake]]
+
  <td style="border:1px solid black;">[[Whiskey Lake (microarchitecture)|Whiskey Lake]]
 
  <td colspan="6">
 
  <td colspan="6">
 
<tr>
 
<tr>
  <td style="background-color:#ffda81;">'''''Comet Lake'''''
+
  <td style="border:1px solid black;">'''''Comet Lake'''''
 
  <td colspan="6" style="text-align:left;">10 cores (desktop)
 
  <td colspan="6" style="text-align:left;">10 cores (desktop)
 
<tr>
 
<tr>
  <td style="background-color:#ffda81;">'''''Rocket Lake'''''
+
  <td style="border:1px solid black;">'''''Rocket Lake'''''
 
  <td colspan="6">
 
  <td colspan="6">
 
<tr>
 
<tr>
  <td rowspan="4" style="background-color:#81c0ff;">'''Tremont'''
+
  <td rowspan="4" style="border:1px solid black;">'''Tremont'''
  <td style="background-color:#81c0ff;">
+
  <td style="border:1px solid black;">
 
  <td rowspan="4" style="border:1px solid black;">[[10 nanometer|10 nm]]
 
  <td rowspan="4" style="border:1px solid black;">[[10 nanometer|10 nm]]
  <td style="background-color:#ffda81;">[[Cannon Lake (microarchitecture)|Cannon Lake]]
+
  <td style="border:1px solid black;">[[Cannon Lake (microarchitecture)|Cannon Lake]]
 
  <td>
 
  <td>
  <td style="background-color:#81e0ff;">'''SoC'''
+
  <td style="border:1px solid black;">'''[[System on a chip|SoC]]'''
 
  <td colspan="4">
 
  <td colspan="4">
 
<tr>
 
<tr>
  <td rowspan="2" style="background-color:#81c0ff;">'''''Tremont'''''
+
  <td rowspan="2" style="border:1px solid black;">'''''Tremont'''''
  <td rowspan="3" style="background-color:#81ffff;">'''Ice Lake'''<br />'''(Sunny Cove)'''
+
  <td rowspan="3" style="border:1px solid black;">'''Ice Lake'''<br />'''(Sunny Cove)'''
  <td style="background-color:#81ffff;">'''''[[Ice Lake (microarchitecture)|Ice Lake]]<br />(Sunny Cove)'''''
+
  <td style="border:1px solid black;">'''''[[Ice Lake (microarchitecture)|Ice Lake]]<br />(Sunny Cove)'''''
 
  <td>
 
  <td>
  <td style="background-color:#81e0ff;">'''''Lakefield'''''
+
  <td style="border:1px solid black;">'''''Lakefield'''''
 
  <td colspan="4">
 
  <td colspan="4">
 
<tr>
 
<tr>
  <td style="background-color:#81ffff;">'''''[[Tiger Lake (microarchitecture)|Tiger Lake]]<br />(Willow Cove?)'''''
+
  <td style="border:1px solid black;">'''''[[Tiger Lake (microarchitecture)|Tiger Lake]]<br />(Willow Cove?)'''''
 
  <td>
 
  <td>
 
  <td>
 
  <td>
 
  <td colspan="4">
 
  <td colspan="4">
 
<tr>
 
<tr>
  <td style="background-color:#81c0ff;">'''''Gracemont'''''
+
  <td style="border:1px solid black;">'''''Gracemont'''''
  <td style="background-color:#81ffff;">'''''?<br />(Golden Cove)'''''
+
  <td style="border:1px solid black;">'''''?<br />(Golden Cove)'''''
 
  <td>
 
  <td>
 
  <td>
 
  <td>
Line 186: Line 186:
 
</ul>
 
</ul>
 
<!-- END OF TABLE -->
 
<!-- END OF TABLE -->
}}<noinclude>
+
}}
{{Documentation}}</noinclude>
+
<noinclude>{{Documentation}}</noinclude>

Revision as of 21:23, 21 June 2019

Template documentation[view] [edit] [history] [purge]

Table format

Graphical version

This is a table with 11 columns × n rows, as derived from the graphic illustration worked up by the Commons Graphics Lab in a vertical format. The vertical format is used because the existing horizontal format is starting to require scrolling to display. This template version includes the complete P6 evolution (from its origin as the Pentium Pro microarchitecture) because of the added space afforded by the switch to vertical format.

However, updates to the existing template will require a bit more care, since tables are built row-by-row instead of column-by-column. <td rowspan=N> tags are used to expand cells beyond a single row, although that will require the editor to keep track of which cells and how many.

Columns are defined as:

  1. is the Atom family microarchitecture ("Atom TOCK")
  2. is the Atom processor codename ("Atom TICK")
  3. is the process/feature size, and formatted as "<td rowspan=2 style="border:1px solid black;'>[[22 nanometer|22 nm]]", for instance.
  4. is the desktop/laptop family microarchitecture ("x86 TOCK")
  5. is the desktop/laptop processor codename ("x86 TICK")
  6. is a spacer column
  7. is the (single-core) NetBurst processor name. It is reserved to insert the NetBurst microarchitecture only, and is used solely to add NetBurst development in parallel with P6 development. Columns 6–11 are not anticipated to require any further updating unless Intel adds another parallel/stub branch of microarchitectures. Hence many of the row definitions end with a spacer such as <td colspan=6>.
  8. is a spacer column with arrows to show the derivation of Prescott
  9. is the (hyperthreading) NetBurst processor name.
  10. is a spacer column with arrows to show the derivation of hyperthreading NetBurst processors
  11. is the (dual-core) NetBurst processor name. Because the dual-core NetBurst processor physically consisted of two dies on the same package, the graphical illustration displays this as a horizontal evolution.

See also