Difference between revisions of "Template:Intel processor roadmap/doc"

From blackwiki
Jump to navigation Jump to search
imported>Izno
(move from navbox page)
imported>Pizzahut2
m (Adding link to table.)
Line 1: Line 1:
 
{{Documentation subpage}}
 
{{Documentation subpage}}
  
{{notice|The table has been moved to a separate page so it can be edited with the VisualEditor.}}
+
{{notice|The table has been moved to [[Template:Intel processor roadmap table|'''a separate page''']] so it can be edited with the VisualEditor.}}
  
 
== Table format ==
 
== Table format ==

Revision as of 17:36, 19 March 2019

Table format

Graphical version

This is a table with 11 columns × n rows, as derived from the graphic illustration worked up by the Commons Graphics Lab in a vertical format. The vertical format is used because the existing horizontal format is starting to require scrolling to display. This template version includes the complete P6 evolution (from its origin as the Pentium Pro microarchitecture) because of the added space afforded by the switch to vertical format.

However, updates to the existing template will require a bit more care, since tables are built row-by-row instead of column-by-column. <td rowspan=N> tags are used to expand cells beyond a single row, although that will require the editor to keep track of which cells and how many.

Columns are defined as:

  1. is the Atom family microarchitecture ("Atom TOCK")
  2. is the Atom processor codename ("Atom TICK")
  3. is the process/feature size, and formatted as "<td rowspan=2 style="border:1px solid black;'>[[22 nanometer|22 nm]]", for instance.
  4. is the desktop/laptop family microarchitecture ("x86 TOCK")
  5. is the desktop/laptop processor codename ("x86 TICK")
  6. is a spacer column
  7. is the (single-core) NetBurst processor name. It is reserved to insert the NetBurst microarchitecture only, and is used solely to add NetBurst development in parallel with P6 development. Columns 6–11 are not anticipated to require any further updating unless Intel adds another parallel/stub branch of microarchitectures. Hence many of the row definitions end with a spacer such as <td colspan=6>.
  8. is a spacer column with arrows to show the derivation of Prescott
  9. is the (hyperthreading) NetBurst processor name.
  10. is a spacer column with arrows to show the derivation of hyperthreading NetBurst processors
  11. is the (dual-core) NetBurst processor name. Because the dual-core NetBurst processor physically consisted of two dies on the same package, the graphical illustration displays this as a horizontal evolution.

See also